## CMOS Complete DDS AD9831 FEATURES 3 V/5 V Power Supply 25 MHz Speed On-Chip SINE Look-Up Table On-Chip 10-Bit DAC Parallel Loading Powerdown Option 72 dB SFDR 125 mW (5 V) Power Consumption 40 mW (3 V) Power Consumption 48-Pin TQFP APPLICATIONS DDS Tuning Digital Demodulation #### GENERAL DESCRIPTION This DDS device is a numerically controlled oscillator employing a phase accumulator, a sine look-up table and a 10-bit D/A converter integrated on a single CMOS chip. Modulation capabilities are provided for phase modulation and frequency modulation. Clock rates up to 25 MHz are supported. Frequency accuracy can be controlled to one part in 4 billion. Modulation is effected by loading registers through the parallel microprocessor interface. A powerdown pin allows external control of a powerdown mode. The part is available in a 48-pin TQFP package. ### FUNCTIONAL BLOCK DIAGRAM # | Parameter | AD9831A | Units | <b>Test Conditions/Comments</b> | |-------------------------------------------------|-----------------------|----------------------------|-------------------------------------------------------------------------| | SIGNAL DAC SPECIFICATIONS | | | | | Resolution | 10 | Bits | | | Update Rate (f <sub>MAX</sub> ) | 25 | MSPS nom | | | I <sub>OUT</sub> Full Scale | 4 | mA nom | | | 361 | 5 | mA max | | | Output Compliance | 1.5 | V max | | | DC Accuracy | | | | | Integral Nonlinearity | ±1 | LSB typ | | | Differential Nonlinearity | ±0.5 | LSB typ | | | DDS SPECIFICATIONS <sup>2</sup> | | Ţ. | | | Dynamic Specifications | | | | | Signal to Noise Ratio | 50 | dB min | $f_{MCLK} = 25 \text{ MHz}, f_{OUT} = 1 \text{ MHz}$ | | Total Harmonic Distortion | -53 | dBc max | $f_{\text{MCLK}} = 25 \text{ MHz}, f_{\text{OUT}} = 1 \text{ MHz}$ | | Spurious Free Dynamic Range (SFDR) <sup>3</sup> | | az o man | $f_{\text{MCLK}} = 6.25 \text{ MHz}, f_{\text{OUT}} = 2.11 \text{ MHz}$ | | Narrow Band (±50 kHz) | -72 | dBc min | 5 V Power Supply | | 1 tarrow 2 arra (= 00 m 15) | -70 | dBc min | 3 V Power Supply | | Wide Band (±2 MHz) | -50 | dBc min | o v romor suppry | | Clock Feedthrough | -60 | dBc typ | | | Wake-Up Time <sup>4</sup> | 1 | ms typ | | | Powerdown Option | Yes | | | | VOLTAGE REFERENCE | | | | | Internal Reference @ +25°C | 1.21 | Volts typ | | | $T_{MIN}$ to $T_{MAX}$ | 1.21 ± 7% | Volts typ<br>Volts min/max | | | REFIN Input Impedance | 10 | MΩ typ | | | Reference TC | 100 | ppm/°C typ | | | REFOUT Output Impedance | 300 | $\Omega$ typ | | | LOGIC INPUTS | | J1 | | | V <sub>INH</sub> , Input High Voltage | V <sub>DD</sub> - 0.9 | V min | | | V <sub>INL</sub> , Input Low Voltage | 0.9 | V max | | | I <sub>INH</sub> , Input Current | 10 | μA max | | | C <sub>IN</sub> , Input Capacitance | 10 | pF max | | | POWER SUPPLIES | | | | | AVDD | 2.97/5.5 | V min/V max | | | DVDD | 2.97/5.5 | V min/V max | | | I <sub>AA</sub> | 12 | mA max | 5 V Power Supply | | I <sub>DD</sub> | 2.5 + 0.33/MHz | mA typ | 5 V Power Supply | | $I_{AA} + I_{DD}^{5}$ | 15 | mA max | 3 V Power Supply | | -AA · -DD | 24 | mA max | 5 V Power Supply | | Low Power Sleep Mode <sup>6</sup> | 1 | mA max | 1 M $\Omega$ Resistor Tied Between REFOUT and AGND | | NOTES | | | | Specifications subject to change without notice. Figure 1. Test Circuit with Which Specifications Are Tested NOTES Operating temperature range is as follows: A Version: -40°C to +85°C. <sup>&</sup>lt;sup>2</sup>100% production tested. <sup>&</sup>lt;sup>3</sup>f<sub>MCLK</sub> = 6.25 MHz, Frequency Word = 5671C71C HEX, f<sub>OUT</sub> = 2.11 MHz. <sup>4</sup>See Figure 11. To reduce the wake-up time at low power supplies and low temperature, the use of an external reference is suggested. <sup>5</sup>Measured with the digital inputs static and equal to 0 V or DVDD. $<sup>^6</sup>$ The Low Power Sleep Mode current is typically 2 mA when a 1 M $\Omega$ resistor is not tied between REFOUT and AGND. The AD9831 is tested with a capacitive load of 50 pF. The part can be operated with higher capacitive loads, but the magnitude of the analog output will be attenuated. For example, a 5 MHz output signal will be attenuated by 3 dB when the load capacitance equals 85 pF. ### TIMING CHARACTERISTICS ( $V_{DD}$ = +3.3 V $\pm$ 10%, +5 V $\pm$ 10%; AGND = DGND = 0 V, unless otherwise noted) | Parameter | Limit at<br>T <sub>MIN</sub> to T <sub>MAX</sub><br>(A Version) | Units | Test Conditions/Comments | |-----------------|-----------------------------------------------------------------|--------|----------------------------------------------------------| | $t_1$ | 40 | ns min | MCLK Period | | $t_2$ | 16 | ns min | MCLK High Duration | | $t_3$ | 16 | ns min | MCLK Low Duration | | $t_4^*$ | 8 | ns min | WR Rising Edge to MCLK Rising Edge | | $t_{4A}^*$ | 8 | ns min | WR Rising Edge After MCLK Rising Edge | | $t_5$ | 8 | ns min | WR Pulse Width | | $t_6$ | t <sub>1</sub> | ns min | Duration between Consecutive WR Pulses | | $t_7$ | 5 | ns min | Data/Address Setup Time | | t <sub>8</sub> | 3 | ns min | Data/Address Hold Time | | $t_9^*$ | 8 | ns min | FSELECT, PSEL0, PSEL1 Setup Time Before MCLK Rising Edge | | $t_{9A}^*$ | 8 | ns min | FSELECT, PSEL0, PSEL1 Setup Time After MCLK Rising Edge | | t <sub>10</sub> | $t_1$ | ns min | RESET Pulse Duration | \*See Pin Description section. Guaranteed by design but not production tested. Figure 2. Clock Synchronization Timing Figure 3. Parallel Timing Figure 4. Control Timing REV. A -3- ### **ABSOLUTE MAXIMUM RATINGS\*** $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ | AVDD to AGND0.3 V to +7 V | |--------------------------------------------------| | DVDD to DGND0.3 V to +7 V | | AVDD to DVDD0.3 V to +0.3 V | | AGND to DGND0.3 V to +0.3 V | | Digital I/O Voltage to DGND0.3 V to DVDD + 0.3 V | | Analog I/O Voltage to AGND0.3 V to AVDD + 0.3 V | | Operating Temperature Range | | Industrial (A Version)40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Maximum Junction Temperature +150°C | | TQFP $\theta_{JA}$ Thermal Impedance | | Lead Temperature, Soldering | | Vapor Phase (60 sec)+215°C | | Infrared (15 sec) +220°C | | ESD Rating | <sup>\*</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ORDERING GUIDE** | Model | | Package<br>Description | Package<br>Option* | | |----------------------------|------------------------------------|------------------------|--------------------|--| | AD9831AST<br>EVAL-AD9831EB | -40°C to +85°C<br>Evaluation Board | 48-Pin TQFP | ST-48 | | <sup>\*</sup>ST = Thin Quad Flatpack (TQFP). ### PIN CONFIGURATION NC = NO CONNECT REV. A ### PIN DESCRIPTION | Mnemonic | Function | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POWER SUP | PI V | | AVDD | Positive power supply for the analog section. A 0.1 $\mu F$ decoupling capacitor should be connected between AVDD and AGND. AVDD can have a value of +5 V $\pm$ 10% or +3.3 V $\pm$ 10%. | | AGND | Analog Ground. | | DVDD | Positive power supply for the digital section. A 0.1 $\mu F$ decoupling capacitor should be connected between DVDD and DGND. DVDD can have a value of +5 V $\pm$ 10% or +3.3 V $\pm$ 10%. | | DGND | Digital Ground. | | ANALOG SIG | NAL AND REFERENCE | | IOUT | Current Output. This is a high impedance current source. A load resistor should be connected between IOUT and AGND. | | FS ADJUST | Full-Scale Adjust Control. A resistor ( $R_{SET}$ ) is connected between this pin and AGND. This determines the magnitude of the full-scale DAC current. The relationship between $R_{SET}$ and the full-scale current is as follows: $IOUT_{FULL-SCALE} = 12.5 \times V_{REFIN}/R_{SET}$ | | | $V_{REFIN} = 1.21 \ V$ nominal, $R_{SET} = 3.9 \ \mathrm{k}\Omega$ typical | | REFIN | Voltage Reference Input. The AD9831 can be used with either the on-board reference, which is available from pin REFOUT, or an external reference. The reference to be used is connected to the REFIN pin. The AD9831 accepts a reference of 1.21 V nominal. | | REFOUT | Voltage Reference Output. The AD9831 has an on-board reference of value 1.21 V nominal. The reference is made available on the REFOUT pin. This reference is used as the reference to the DAC by connecting REFOUT to REFIN. REFOUT should be decoupled with a 10 nF capacitor to AGND. | | COMP | Compensation pin. This is a compensation pin for the internal reference amplifier. A 10 nF decoupling ceramic capacitor should be connected between COMP and AVDD. | | DIGITAL INT | ERFACE AND CONTROL | | MCLK | Digital Clock Input. DDS output frequencies are expressed as a binary fraction of the frequency of MCLK. The output frequency accuracy and phase noise are determined by this clock. | | FSELECT | Frequency Select Input. FSELECT controls which frequency register, FREQ0 or FREQ1, is used in the phase accumulator. FSELECT is sampled on the rising MCLK edge. FSELECT needs to be in steady state when an MCLK rising edge occurs. If FSELECT changes value when a rising edge occurs, there is an uncertainty of one MCLK cycle as to when control is transferred to the other frequency register. To avoid any uncertainty, a change on FSELECT should not coincide with an MCLK rising edge. | | WR | Write, Edge-Triggered Digital Input. The $\overline{WR}$ pin is used when writing data to the AD9831. The data is loaded into the AD9831 on the rising edge of the $\overline{WR}$ pulse. This data is then loaded into the destination register on the MCLK rising edge. The $\overline{WR}$ pulse rising edge should not coincide with the MCLK rising edge as there will be an uncertainty of one MCLK cycle regarding the loading of the destination register with the new data. The $\overline{WR}$ rising edge should occur before an MCLK rising edge. The data will then be loaded into the destination register on the MCLK rising edge. Alternatively, the $\overline{WR}$ rising edge can occur after the MCLK rising edge and the destination register will be loaded on the next MCLK rising edge. | | D0-D15 | Data Bus, Digital Inputs for destination registers. | | A0-A2 | Address Digital Inputs. These address bits are used to select the destination register to which the digital data is to be written. | | PSEL0, PSEL1 | Phase Select Input. The AD9831 has four phase registers. These registers can be used to alter the value being input to the SIN ROM. The contents of the phase register can be added to the phase accumulator output, the inputs PSEL0 and PSEL1 selecting the phase register to be used. Like the FSELECT input, PSEL0 and PSEL1 are sampled on the rising MCLK edge. Therefore, these inputs need to be in steady state when an MCLK rising edge occurs or there is an uncertainty of one MCLK cycle as to when control is transferred to the selected phase register. | | SLEEP | Low Power Control, active low digital input. SLEEP puts the AD9831 into a low power mode. Internal clocks are disabled and the DAC's current sources and REFOUT are turned off. The AD9831 is re-enabled by taking SLEEP high. | | RESET | Reset, active low digital input. RESET resets the phase accumulator to zero which corresponds to an analog output of midscale. | REV. A -5- ### **TERMINOLOGY** ### **Integral Nonlinearity** This is the maximum deviation of any code from a straight line passing through the endpoints of the transfer function. The endpoints of the transfer function are zero scale, a point 0.5 LSB below the first code transition $(000\dots00\ to\ 000\dots01)$ and full scale, a point 0.5 LSB above the last code transition $(111\dots10\ to\ 111\dots11)$ . The error is expressed in LSBs. ### **Differential Nonlinearity** This is the difference between the measured and ideal 1 LSB change between two adjacent codes in the DAC. ### Signal to (Noise + Distortion) Signal to (Noise + Distortion) is measured signal to noise at the output of the DAC. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency ( $f_{MCLK}/2$ ) but excluding the dc component. Signal to (Noise + Distortion) is dependent on the number of quantization levels used in the digitization process; the more levels, the smaller the quantization noise. The theoretical Signal to (Noise + Distortion) ratio for a sine wave input is given by Signal to (Noise + Distortion) = (6.02N + 1.76) dB where N is the number of bits. Thus, for an ideal 10-bit converter, Signal to (Noise + Distortion) = 61.96 dB. ### **Total Harmonic Distortion** Total Harmonic Distortion (THD) is the ratio of the rms sum of harmonics to the rms value of the fundamental. For the AD9831, THD is defined as $$THD = 20 \log \frac{\sqrt{({V_2}^2 + {V_3}^2 + {V_4}^2 + {V_5}^2 + {V_6}^2}}{V_1}$$ where $V_1$ is the rms amplitude of the fundamental and $V_2$ , $V_3$ , $V_4$ , $V_5$ and $V_6$ are the rms amplitudes of the second through the sixth harmonic. ### **Output Compliance** The output compliance refers to the maximum voltage which can be generated at the output of the DAC to meet the specifications. When voltages greater than that specified for the output compliance are generated, the AD9831 may not meet the specifications listed in the data sheet. ### **Spurious Free Dynamic Range** Along with the frequency of interest, harmonics of the fundamental frequency and images of the MCLK frequency are present at the output of a DDS device. The spurious free dynamic range (SFDR) refers to the largest spur or harmonic which is present in the band of interest. The wide band SFDR gives the magnitude of the largest harmonic or spur relative to the magnitude of the fundamental frequency in the bandwidth $\pm 2$ MHz about the fundamental frequency. The narrow band SFDR gives the attenuation of the largest spur or harmonic in a bandwidth of $\pm 50$ kHz about the fundamental frequency. ### **Clock Feedthrough** There will be feedthrough from the MCLK input to the analog output. Clock feedthrough refers to the magnitude of the MCLK signal relative to the fundamental frequency in the AD9831's output spectrum. **Table I. Control Registers** | Register | Size | Description | |------------|---------|----------------------------------------------------------------------------------------------------------------------------------------| | FREQ0 REG | 32 Bits | Frequency Register 0. This defines the output frequency, when FSELECT = 0, as a fraction of the MCLK frequency. | | FREQ1 REG | 32 Bits | Frequency Register 1. This defines the output frequency, when FSELECT = 1, as a fraction of the MCLK frequency. | | PHASE0 REG | 12 Bits | Phase Offset Register 0. When PSEL0 = PSEL1 = 0, the contents of this register are added to the output of the phase accumulator. | | PHASE1 REG | 12 Bits | Phase Offset Register 1. When PSEL0 = 1 and PSEL1 = 0, the contents of this register are added to the output of the phase accumulator. | | PHASE2 REG | 12 Bits | Phase Offset Register 2. When PSEL0 = 0 and PSEL1 = 1, the contents of this register are added to the output of the phase accumulator. | | PHASE3 REG | 12 Bits | Phase Offset Register 3. When PSEL0 = PSEL1 = 1, the contents of this register are added to the output of the phase accumulator. | Table II. Addressing the Control Registers | <b>A2</b> | A1 | A0 | Destination Register | |-----------|----|----|----------------------| | 0 | 0 | 0 | FREQ0 REG 16 LSBs | | 0 | 0 | 1 | FREQ0 REG 16 MSBs | | 0 | 1 | 0 | FREQ1 REG 16 LSBs | | 0 | 1 | 1 | FREQ1 REG 16 MSBs | | 1 | 0 | 0 | PHASE0 REG | | 1 | 0 | 1 | PHASE1 REG | | 1 | 1 | 0 | PHASE2 REG | | 1 | 1 | 1 | PHASE3 REG | **Table III. Frequency Register Bits** | D15 | | | | | | | | D0 | |-----|--|--|--|--|--|--|--|-----| | MSB | | | | | | | | LSB | Table IV. Phase Register Bits | ١ | D15 | D14 | D13 | D12 | D11 | | | | | | D0 | |---|-----|-----|-----|-----|-----|--|--|--|--|--|-----| | ı | X | X | X | X | MSB | | | | | | LSB | -6- ### Typical Performance Characteristics-AD9831 Figure 5. Typical Current Consumption vs. MCLK Frequency Figure 6. Narrow Band SFDR vs. MCLK Frequency Figure 7. Wide Band SFDR vs. MCLK Frequency Figure 8. Wide Band SFDR vs. $f_{OUT}/f_{MCLK}$ for Various MCLK Frequencies Figure 9. SNR vs. MCLK Frequency Figure 10. SNR vs. $f_{OUT}/f_{MCLK}$ for Various MCLK Frequencies REV. A -7- ### **AD9831–Typical Performance Characteristics** Figure 11. Wake-Up Time vs. Temperature Figure 12. $f_{MCLK}$ = 25 MHz, $f_{OUT}$ = 1.1 MHz, Frequency Word = B439581 Figure 13. $f_{MCLK}$ = 25 MHz, $f_{OUT}$ = 2.1 MHz, Frequency Word = 15810625 Figure 14. $f_{MCLK}$ = 25 MHz, $f_{OUT}$ = 3.1 MHz, Frequency Word = 1FBE76C9 Figure 15. $f_{MCLK} = 25$ MHz, $f_{OUT} = 4.1$ MHz, Frequency Word = 29FBE76D Figure 16. $f_{MCLK}$ = 25 MHz, $f_{OUT}$ = 5.1 MHz, Frequency Word = 34395810 -8- REV. A Figure 17. $f_{MCLK}$ = 25 MHz, $f_{OUT}$ = 6.1 MHz, Frequency Word = 3E76C8B4 Figure 18. $f_{MCLK} = 25 \text{ MHz}$ , $f_{OUT} = 7.1 \text{ MHz}$ , Frequency Word = 48B43958 Figure 19. $f_{MCLK}$ = 25 MHz, $f_{OUT}$ = 8.1 MHz, Frequency Word = 52F1A9FC Figure 20. $f_{MCLK}$ = 25 MHz, $f_{OUT}$ = 9.1 MHz, Frequency Word = 5D2F1AA0 REV. A \_9\_ ### CIRCUIT DESCRIPTION The AD9831 provides an exciting new level of integration for the RF/Communications system designer. The AD9831 combines the Numerical Controlled Oscillator (NCO), SINE Look-Up Table, Frequency and Phase Modulators, and a Digital-to-Analog Converter on a single integrated circuit. The internal circuitry of the AD9831 consists of three main sections. These are: Numerical Controlled Oscillator (NCO) + Phase Modulator SINE Look-Up Table Digital-to-Analog Converter The AD9831 is a fully integrated Direct Digital Synthesis (DDS) chip. The chip requires one reference clock, one low precision resistor and eight decoupling capacitors to provide digitally created sine waves up to 12.5 MHz. In addition to the generation of this RF signal, the chip is fully capable of a broad range of simple and complex modulation schemes. These modulation schemes are fully implemented in the digital domain allowing accurate and simple realization of complex modulation algorithms using DSP techniques. ### THEORY OF OPERATION Sine waves are typically thought of in terms of their magnitude form $a(t)=\sin{(\omega t)}$ . However, these are nonlinear and not easy to generate except through piece wise construction. On the other hand, the angular information is linear in nature. That is, the phase angle rotates through a fixed angle for each unit of time. The angular rate depends on the frequency of the signal by the traditional rate of $\omega=2\pi f$ . Figure 21. Sine Wave Knowing that the phase of a sine wave is linear and given a reference interval (clock period), the phase rotation for that period can be determined. $\Delta Phase = \omega \delta t$ Solving for ω $$\omega = \Delta P hase/\delta t = 2\pi f$$ Solving for f and substituting the reference clock frequency for the reference period (1/f $_{MCLK}=\delta t)$ $$f = \Delta Phase \times f_{MCLK}/2\pi$$ The AD9831 builds the output based on this simple equation. A simple DDS chip can implement this equation with three major subcircuits. ### **Numerical Controlled Oscillator + Phase Modulator** This consists of two frequency select registers, a phase accumulator and four phase offset registers. The main component of the NCO is a 32-bit phase accumulator which assembles the phase component of the output signal. Continuous time signals have a phase range of 0 to $2\pi$ . Outside this range of numbers, the sinusoid functions repeat themselves in a periodic manner. The digital implementation is no different. The accumulator simply scales the range of phase numbers into a multibit digital word. The phase accumulator in the AD9831 is implemented with 32 bits. Therefore, in the AD9831, $2\pi = 2^{32}$ . Likewise, the $\Delta Phase$ term is scaled into this range of numbers $0 < \Delta Phase < 2^{32} - 1$ . Making these substitutions into the equation above $$f = \Delta Phase \times f_{MCLK}/2^{32}$$ where $0 < \Delta Phase < 2^{32}$ With a clock signal of 25 MHz and a phase word of 051EB852 hex $$f = 51EB852 \times 25 \text{ MHz}/2^{32} = 0.500000000465 \text{ MHz}$$ The input to the phase accumulator (i.e., the phase step) can be selected either from the FREQ0 Register or FREQ1 Register and this is controlled by the FSELECT pin. NCOs inherently generate continuous phase signals, thus avoiding any output discontinuity when switching between frequencies. Following the NCO, a phase offset can be added to perform phase modulation using the 12-bit PHASE Registers. The contents of this register are added to the most significant bits of the NCO. The AD9831 has four PHASE registers, the resolution of these registers being $2\pi/4096$ . ### Sine Look-Up Table (LUT) To make the output useful, the signal must be converted from phase information into a sinusoidal value. Since phase information maps directly into amplitude, a ROM LUT converts the phase information into amplitude. To do this, the digital phase information is used to address a sine ROM LUT. Although the NCO contains a 32-bit phase accumulator, the output of the NCO is truncated to 12 bits. Using the full resolution of the phase accumulator is impractical and unnecessary as this would require a look-up table of $2^{32}$ entries. It is necessary only to have sufficient phase resolution in the LUTs such that the dc error of the output waveform is dominated by the quantization error in the DAC. This requires the look-up table to have two more bits of phase resolution than the 10-bit DAC. ### **Digital-to-Analog Converter** The AD9831 includes a high impedance current source 10-bit DAC, capable of driving a wide range of loads at different speeds. Full-scale output current can be adjusted, for optimum power and external load requirements, through the use of a single external resistor ( $R_{\rm SET}$ ). The DAC is configured for single ended operation. The load resistor can be any value required, as long as the full-scale voltage developed across it does not exceed the voltage compliance range. Since full-scale current is controlled by $R_{\rm SET}$ , adjustments to $R_{\rm SET}$ can balance changes made to the load resistor. However, if the DAC full-scale output current is significantly less than 4 mA, the DAC's linearity may degrade. -10- REV. A ### **DSP and MPU Interfacing** The AD9831 has a parallel interface, with 16 bits of data being loaded during each write cycle. The frequency or phase registers are loaded by asserting the $\overline{WR}$ signal. The destination register for the 16 bit data is selected using the address inputs A0, A1 and A2. The phase registers are 12 bits wide so, only the 12 LSBs need to be valid—the 4 MSBs of the 16 bit word do not have to contain valid data. Data is loaded into the AD9831 by pulsing $\overline{WR}$ low, the data being latched into the AD9831 on the rising edge of $\overline{WR}$ . The values of inputs A0, A1 and A2 are also latched into the AD9831 on the $\overline{WR}$ rising edge. The appropriate destination register is updated on the next MCLK rising edge. If the $\overline{WR}$ rising edge coincides with the MCLK rising edge, there is an uncertainty of one MCLK cycle regarding the loading of the destination register—the destination register may be loaded immediately or the destination register may be updated on the next MCLK rising edge. To avoid any uncertainty, the times listed in the specifications should be complied with. FSELECT, PSEL0 and PSEL1 are sampled on the MCLK rising edge. Again, these inputs should be valid when an MCLK rising edge occurs as there will be an uncertainty of one MCLK cycle introduced otherwise. When these inputs change value, there will be a pipeline delay before control is transferred to the selected register—there will be a pipeline delay before the analog output is controlled by the selected register. There is a similar delay when a new word is written to a register. PSEL0, PSEL1, FSELECT and $\overline{WR}$ have latencies of six MCLK cycles. The flow chart in Figure 22 shows the operating routine for the AD9831. When the AD9831 is powered up, the part should be reset using $\overline{RESET}$ . This will reset the phase accumulator to zero so that the analog output is at midscale. $\overline{RESET}$ does not reset the phase and frequency registers. These registers will contain invalid data and, therefore, should be set to zero by the user. The registers to be used should be loaded, the analog output being $f_{MCLK}/2^{32}\times FREG$ where FREG is the value loaded into the selected frequency register. This signal will be phase shifted by the amount specified in the selected phase register $(2\pi/4096\times PHASEREG$ where PHASEREG is the value contained in the selected phase register). When FSELECT, PSEL0 and PSEL1 are programmed, there will be a pipeline delay of approximately 6 MCLK cycles before the analog output reacts to the change on these inputs. Figure 22. Flow Chart for AD9831 Initialization and Operation REV. A -11- ### **APPLICATIONS** The AD9831 contains functions which make it suitable for modulation applications. The part can be used to perform simple modulation such as FSK. More complex modulation schemes such as GMSK and QPSK can also be implemented using the AD9831. In an FSK application, the two frequency registers of the AD9831 are loaded with different values; one frequency will represent the space frequency while the other will represent the mark frequency. The digital data stream is fed to the FSELECT pin which will cause the AD9831 to modulate the carrier frequency between the two values. The AD9831 has four phase registers; this enables the part to perform PSK. With phase shift keying, the carrier frequency is phase shifted, the phase being altered by an amount which is related to the bit stream being input to the modulator. The presence of four shift registers eases the interaction needed between the DSP and the AD9831. The frequency and phase registers can be written to continuously, if required. The maximum update rate equals the frequency of the MCLK. However, if a selected register is loaded with a new word, there will be a delay of 6 MCLK cycles before the analog output will change accordingly. The AD9831 is also suitable for signal generator applications. With its low current consumption, the part is suitable for applications in which it can be used as a local oscillator. In addition, the part is fully specified for operation with a $+3.3~V\pm~10\%$ power supply. Therefore, in portable applications where current consumption is an important issue, the AD9831 is perfect. ### **Grounding and Layout** The printed circuit board that houses the AD9831 should be designed so that the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes which can be separated easily. A minimum etch technique is generally best for ground planes as it gives the best shielding. Digital and analog ground planes should only be joined in one place. If the AD9831 is the only device requiring an AGND to DGND connection, then the ground planes should be connected at the AGND and DGND pins of the AD9831. If the AD9831 is in a system where multiple devices require AGND to DGND connections, the connection should be made at one point only, a star ground point that should be established as close as possible to the AD9831. Avoid running digital lines under the device as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD9831 to avoid noise coupling. The power supply lines to the AD9831 should use as large a track as is possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other sections of the board. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This will reduce the effects of feedthrough through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes while signals are placed on the other side. Good decoupling is important. The analog and digital supplies to the AD9831 are independent and separately pinned out to minimize coupling between analog and digital sections of the device. All analog and digital supplies should be decoupled to AGND and DGND respectively with 0.1 $\mu F$ ceramic capacitors in parallel with 10 $\mu F$ tantalum capacitors. To achieve the best from the decoupling capacitors, they should be placed as close as possible to the device, ideally right up against the device. In systems where a common supply is used to drive both the AVDD and DVDD of the AD9831, it is recommended that the system's AVDD supply be used. This supply should have the recommended analog supply decoupling between the AVDD pins of the AD9831 and AGND and the recommended digital supply decoupling capacitors between the DVDD pins and DGND. -12- REV. A ### **AD9831 Evaluation Board** The AD9831 Evaluation Board allows designers to evaluate the high performance AD9831 DDS Modulator with a minimum of effort. To prove that this device will meet the user's waveform synthesis requirements, the user only requires a 3.3 V or 5 V power supply, an IBM-compatible PC and a spectrum analyzer along with the evaluation board. The evaluation setup is shown below. The DDS Evaluation kit includes a populated, tested AD9831 printed circuit board along with the software which controls the AD9831 in a Windows environment. Figure 23. AD9831 Evaluation Board Setup ### **Using the AD9831 Evaluation Board** The AD9831 Evaluation kit is a test system designed to simplify the evaluation of the AD9831. Provisions to control the AD9831 from the printer port of an IBM-compatible PC are included along with the necessary software. An application note is also available with the evaluation board which gives information on operating the evaluation board. ### **Prototyping Area** An area is available on the evaluation board where the user can add additional circuits to the evaluation test set. Users may want to build custom analog filters for the output or add buffers and operational amplifiers which are to be used in the final application. ### **XO vs. External Clock** The AD9831 can operate with master clocks up to 25 MHz. A 25 MHz oscillator is included on the evaluation board. However, this oscillator can be removed and an external CMOS clock connected to the part, if required. ### **Power Supply** Power to the AD9831 Evaluation Board must be provided externally through the pin connections. The power leads should be twisted to reduce ground loops. REV. A -13- Figure 24. AD9831 Evaluation Board Layout | COMPONENT LIST Integrated Circuits | | <b>Links</b><br>LK1-LK4 | Three Pin Link | |-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------| | XTAL1 | OSC XTAL 25 MHz | LK5 | Two Pin Link | | U2, U3<br>U4 | 74HC574 Latches<br>AD9831 (48-Pin TQFP) | <b>Switch</b><br>SW | End Stackable Switch (SDC | | Capacitors | | | Double Throw) | | C1-C6<br>C7, C8<br>C9, C11, C13-C15<br>C10, C12 | 0.1 μF Ceramic Chip Capacitor<br>10 nF Ceramic Capacitor<br>0.1 μF Ceramic Capacitor<br>10 μF Tantalum Capacitor | Sockets<br>MCLK, PSEL0,<br>PSEL1, FSELECT,<br>IOUT, REFIN | Sub-Miniature BNC Connector | | Resistors<br>R1-R3<br>R4<br>R5<br>R6 | 10 k $\Omega$ Resistor<br>50 $\Omega$ Resistor<br>3.9 k $\Omega$ Resistor<br>300 $\Omega$ Resistor | Connectors<br>J1<br>J2, J3 | 36-Pin Edge Connector<br>PCB Mounting Terminal Block | -14- REV. A ### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### Thin Quad Flatpack (TQFP) ST-48 REV. A -15-